m8g4(kf(hisilicon,hi6220-hikeyhisilicon,hi6220 +7HiKey Development Boardpsci arm,psci-0.2=smccpus+cpu-mapcluster0core0Dcore1Dcore2Dcore3Dcluster1core0Dcore1Dcore2Dcore3D idle-statesHpscicpu-sleeparm,idle-stateUf}  cluster-sleeparm,idle-stateUf} cpu@0arm,cortex-a53arm,armv8cpupsci   +=L \7cpu@1arm,cortex-a53arm,armv8cpupsci  L cpu@2arm,cortex-a53arm,armv8cpupsci  L cpu@3arm,cortex-a53arm,armv8cpupsci  L cpu@100arm,cortex-a53arm,armv8cpupsci L cpu@101arm,cortex-a53arm,armv8cpupsci L cpu@102arm,cortex-a53arm,armv8cpupsci L cpu@103arm,cortex-a53arm,armv8cpupsci L   l2-cache0cache  l2-cache1cachecpu_opp_tableoperating-points-v2v  opp00 eހ opp01ހ opp02+s@ opp0398p` opp04GKP interrupt-controller@f6801000 arm,gic-400@ @ `   timerarm,armv8-timer 0   soc simple-bus+sram@fff80000!hisilicon,hi6220-sramctrlsyscon ao_ctrl@f7800000hisilicon,hi6220-aoctrlsyscon sys_ctrl@f7030000 hisilicon,hi6220-sysctrlsyscon media_ctrl@f4410000"hisilicon,hi6220-mediactrlsysconApm_ctrl@f7032000hisilicon,hi6220-pmctrlsyscon stub_clockhisilicon,hi6220-stub-clkmbox-tx   uart@f8015000arm,pl011arm,primecellP $$$%uartclkapb_pclkuart@f7111000arm,pl011arm,primecell %%uartclkapb_pclk1default ?Iokuart@f7112000arm,pl011arm,primecell  &%uartclkapb_pclk1default?Iok PLS-UART0uart@f7113000arm,pl011arm,primecell0 '%uartclkapb_pclk1default?Iok PLS-UART1uart@f7114000arm,pl011arm,primecell@ (%uartclkapb_pclk1default? Idisabledtimer@f8008000arm,sp804arm,primecell%timer1timer2apb_pclkpinmux@f7010000pinctrl-single|+Vh pPX`hpx!+08Jz~1default? !"))gpio-rangeboot_sel_pmx_funcemmc_pmx_funcP  $77sd_pmx_func0  >>sd_pmx_idle0  AAsdio_pmx_func0(,048<DDsdio_pmx_idle0(,048<GGisp_pmx_func$(,048<@DHLPTX\`hkadc_ssi_pmx_funchcodec_clk_pmx_funcl  codec_pmx_func ptx|fm_pmx_func bt_pmx_func pwm_in_pmx_func!!bl_pwm_pmx_func""uart0_pmx_funcuart1_pmx_func uart2_pmx_func uart3_pmx_func uart4_pmx_func uart5_pmx_funci2c0_pmx_func--i2c1_pmx_func//i2c2_pmx_func11spi0_pmx_func **pinmux@f7010800pinconf-single+h 1default?#$%&'boot_sel_cfg_func*p##hkadc_ssi_cfg_funcl*p$$emmc_clk_cfg_func* p88emmc_cfg_funcH  $(*p99emmc_rst_cfg_func,*p::sd_clk_cfg_func *0p??sd_clk_cfg_idle *pBBsd_cfg_func( * p@@sd_cfg_idle( *pCCsdio_clk_cfg_func4* pEEsdio_clk_cfg_idle4*pHHsdio_cfg_func(8<@DH*pFFsdio_cfg_idle(8<@DH*pIIisp_cfg_func1x(,048<@DHLPX\`d*pisp_cfg_idle148*pisp_cfg_func2T*pcodec_clk_cfg_funcp*p%%codec_clk_cfg_idlep*pcodec_cfg_func1t*pcodec_cfg_func2x|*pcodec_cfg_idle2x|*pfm_cfg_func *pbt_cfg_func *pbt_cfg_idle *ppwm_in_cfg_func*p&&bl_pwm_cfg_func*p''uart0_cfg_func1*puart0_cfg_func2*puart1_cfg_func1*puart1_cfg_func2*puart2_cfg_func *puart3_cfg_func *puart4_cfg_func *puart5_cfg_func*pi2c0_cfg_func*p..i2c1_cfg_func*p00i2c2_cfg_func*p22spi0_cfg_func *p++pinmux@f8001800pinconf-singlex+h 1default?(rstout_n_cfg_func*p((pmu_peri_en_cfg_func*psysclk0_en_cfg_func*pjtag_tdo_cfg_func * prf_reset_cfg_funcpt*pgpio@f8011000arm,pl061arm,primecell 4HX %apb_pclk33gpio@f8012000arm,pl061arm,primecell  5HX %apb_pclk==gpio@f8013000arm,pl061arm,primecell0 6HX %apb_pclkgpio@f8014000arm,pl061arm,primecell@ 7HXd)P %apb_pclkNNgpio@f7020000arm,pl061arm,primecell 8HXd)X %apb_pclkMMgpio@f7021000arm,pl061arm,primecell 9HXd)` %apb_pclkgpio@f7022000arm,pl061arm,primecell  :HXd)h %apb_pclk,,gpio@f7023000arm,pl061arm,primecell0 ;HXd)p %apb_pclkgpio@f7024000arm,pl061arm,primecell@ <HX d)x) %apb_pclkgpio@f7025000arm,pl061arm,primecellP =HXd) %apb_pclkgpio@f7026000arm,pl061arm,primecell` >HX d)) %apb_pclkgpio@f7027000arm,pl061arm,primecellp ?HX d)) %apb_pclkgpio@f7028000arm,pl061arm,primecell @HX d)!)+ %apb_pclkgpio@f7029000arm,pl061arm,primecell AHXd)0 %apb_pclkgpio@f702a000arm,pl061arm,primecell BHXd)8 %apb_pclkgpio@f702b000arm,pl061arm,primecell CHX0d)J)z)~ %apb_pclkgpio@f702c000arm,pl061arm,primecell DHXd) %apb_pclkgpio@f702d000arm,pl061arm,primecell EHXd) %apb_pclkgpio@f702e000arm,pl061arm,primecell FHXd) %apb_pclkgpio@f702f000arm,pl061arm,primecell GHXd) %apb_pclkspi@f7106000arm,pl022arm,primecell` 2pw %apb_pclk1default?*+ ,Ioki2c@f7100000snps,designware-i2c , ,1default?-.Ioki2c@f7101000snps,designware-i2c -,1default?/0Ioki2c@f7102000snps,designware-i2c  .,1default?12 Idisabledregulator@0regulator-fixed fixed_5v_hubLK@LK@ 344usbphyhisilicon,hi6220-usb-phy4'55usb@f72c0000hisilicon,hi6220-usb,C5 Husb2-phy%otgRotgZds Mmailbox@f7510000hisilicon,hi6220-mbox Q ^dwmmc0@f723d000hisilicon,hi6220-dw-mshc# H%ciubiu61default?789:dwmmc1@f723e000hisilicon,hi6220-dw-mshc'# I+%ciubiu;< = 1defaultidle ?>?@ $ABCdwmmc2@f723f000hisilicon,hi6220-dw-mshc# J%ciubiu. 1defaultidle ?DEF $GHI8J+wlcore@2 ti,wl1835 =tsensor@0,f7030700hisilicon,tsensor  %thermal_clkIKKthermal-zonescls0_md Ktripstrip-point@0passivetrip-point@1$passiveLLcooling-mapsmap0L regulator@1regulator-fixedwlan-en-regulatorw@w@ 3pJJaliases/soc/uart@f8015000/soc/uart@f7111000/soc/uart@f7112000 /soc/uart@f7113000chosenserial3:115200n8memory@0memory@`A6leds gpio-ledsuser_led4 Puser_led4 M  heartbeatuser_led3 Puser_led3 M mmc0user_led2 Puser_led2 M mmc1user_led1 Puser_led1 M cpu0wlan_active_led Pwifi_active N phy0tx6offbt_active_led Pbt_active M hci0rx6offpmic@f8000000hisilicon,hi655x-pmic D=regulatorsLDO2 LDO2_2V8&%0OxLDO7 LDO7_SDIOw@2ZOx;;LDO10 LDO10_2V85w@-Oh<<LDO13 LDO13_1V8j0OxLDO14 LDO14_2V8&%0OxLDO15 LDO15_1V8j0OxLDO17 LDO17_2V5&%0OxLDO19 LDO19_3V0w@-Oh66LDO21 LDO21_1V8-POxLDO22 LDO22_1V2 OOx compatibleinterrupt-parent#address-cells#size-cellsmodelmethodcpuentry-methodlocal-timer-stoparm,psci-suspend-paramentry-latency-usexit-latency-usmin-residency-uslinux,phandlewakeup-latency-usdevice_typeregenable-methodnext-level-cacheclocksoperating-points-v2cooling-min-levelcooling-max-level#cooling-cellscpu-idle-statesdynamic-power-coefficientopp-sharedopp-hzopp-microvoltclock-latency-ns#interrupt-cellsinterrupt-controllerinterruptsranges#clock-cells#reset-cellshisilicon,hi6220-clk-srammbox-namesmboxesclock-namespinctrl-namespinctrl-0statuslabel#gpio-range-cellspinctrl-single,register-widthpinctrl-single,function-maskpinctrl-single,gpio-range#pinctrl-single,gpio-range-cellspinctrl-single,pinspinctrl-single,bias-pulldownpinctrl-single,bias-pulluppinctrl-single,drive-strengthgpio-controller#gpio-cellsgpio-rangesbus-idenable-dmanum-cscs-gpiosi2c-sda-hold-time-nsregulator-nameregulator-min-microvoltregulator-max-microvoltregulator-boot-ongpioregulator-always-on#phy-cellsphy-supplyhisilicon,peripheral-sysconphysphy-namesdr_modeg-use-dmag-rx-fifo-sizeg-np-tx-fifo-sizeg-tx-fifo-size#mbox-cellsnum-slotscap-mmc-highspeednon-removablebus-widthvmmc-supplycard-detect-delaycap-sd-highspeedvqmmc-supplydisable-wpcd-gpiospinctrl-1broken-cdti,non-removable#thermal-sensor-cellspolling-delaypolling-delay-passivesustainable-powerthermal-sensorstemperaturehysteresistripcooling-devicestartup-delay-usenable-active-highserial0serial1serial2serial3stdout-pathlinux,default-triggerdefault-statepmic-gpiosregulator-enable-ramp-delay